Layout Optimization in VLSI Design edited by Bing Lu, Ding-Zhu Du, S. Sapatnekar.

Introduction The exponential scaling of feature sizes in semiconductor technologies has side-effects on layout optimization, related to effects such as inter­ connect delay, noise and crosstalk, signal integrity, parasitics effects, and power dissipation, that invalidate the assumptions that form th...

Full description

Saved in:
Bibliographic Details
Corporate Author: SpringerLink (Online service)
Other Authors: Bing Lu (Editor), Ding-Zhu Du (Editor), Sapatnekar, S. (Editor)
Format: eBook
Language:English
Published: New York, NY : Springer US : Imprint: Springer, 2001.
Edition:1st ed. 2001.
Series:Network Theory and Applications, 8
Springer eBook Collection.
Subjects:
Online Access:Click to view e-book
Holy Cross Note:Loaded electronically.
Electronic access restricted to members of the Holy Cross Community.

MARC

LEADER 00000nam a22000005i 4500
001 b3193842
003 MWH
005 20191024092103.0
007 cr nn 008mamaa
008 130526s2001 xxu| s |||| 0|eng d
020 |a 9781475734157 
024 7 |a 10.1007/978-1-4757-3415-7  |2 doi 
035 |a (DE-He213)978-1-4757-3415-7 
050 4 |a E-Book 
072 7 |a UYM  |2 bicssc 
072 7 |a COM072000  |2 bisacsh 
072 7 |a UYM  |2 thema 
245 1 0 |a Layout Optimization in VLSI Design  |h [electronic resource] /  |c edited by Bing Lu, Ding-Zhu Du, S. Sapatnekar. 
250 |a 1st ed. 2001. 
264 1 |a New York, NY :  |b Springer US :  |b Imprint: Springer,  |c 2001. 
300 |a VIII, 288 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Network Theory and Applications,  |x 1568-1696 ;  |v 8 
490 1 |a Springer eBook Collection 
505 0 |a 1. Integrated Floorplanning and Interconnect Planning -- 2. Interconnect Planning -- 3. Modern Standard-cell Placement Techniques -- 4. Non-Hanan Optimization for Global VLSI Interconnect -- 5. Techniques for Timing-Driven Routing -- 6. Interconnect Modeling and Design with Consideration of Inductance -- 7. Modeling and Characterization of IC Interconnects and Packagings for the Signal Intergrity Verification on High-Performance VLSI Circuits -- 8. Tradeoffs in Digital Binary Adder Design: the Effects of Floorplanning, Number of Levels of Metals, and Supply Voltage on Performance and Area. 
520 |a Introduction The exponential scaling of feature sizes in semiconductor technologies has side-effects on layout optimization, related to effects such as inter­ connect delay, noise and crosstalk, signal integrity, parasitics effects, and power dissipation, that invalidate the assumptions that form the basis of previous design methodologies and tools. This book is intended to sample the most important, contemporary, and advanced layout opti­ mization problems emerging with the advent of very deep submicron technologies in semiconductor processing. We hope that it will stimulate more people to perform research that leads to advances in the design and development of more efficient, effective, and elegant algorithms and design tools. Organization of the Book The book is organized as follows. A multi-stage simulated annealing algorithm that integrates floorplanning and interconnect planning is pre­ sented in Chapter 1. To reduce the run time, different interconnect plan­ ning approaches are applied in different ranges of temperatures. Chapter 2 introduces a new design methodology - the interconnect-centric design methodology and its centerpiece, interconnect planning, which consists of physical hierarchy generation, floorplanning with interconnect planning, and interconnect architecture planning. Chapter 3 investigates a net-cut minimization based placement tool, Dragon, which integrates the state of the art partitioning and placement techniques. 
590 |a Loaded electronically. 
590 |a Electronic access restricted to members of the Holy Cross Community. 
650 0 |a Computer simulation. 
650 0 |a Computers. 
650 0 |a Electronic circuits. 
650 0 |a Computer-aided engineering. 
650 0 |a Electrical engineering. 
650 0 |a Applied mathematics. 
650 0 |a Engineering mathematics. 
690 |a Electronic resources (E-books) 
700 1 |a Bing Lu.  |e editor.  |4 edt  |4 http://id.loc.gov/vocabulary/relators/edt 
700 1 |a Ding-Zhu Du.  |e editor.  |4 edt  |4 http://id.loc.gov/vocabulary/relators/edt 
700 1 |a Sapatnekar, S.  |e editor.  |4 edt  |4 http://id.loc.gov/vocabulary/relators/edt 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
830 0 |a Network Theory and Applications,  |x 1568-1696 ;  |v 8 
830 0 |a Springer eBook Collection. 
856 4 0 |u https://holycross.idm.oclc.org/login?auth=cas&url=https://doi.org/10.1007/978-1-4757-3415-7  |3 Click to view e-book  |t 0 
907 |a .b31938425  |b 04-18-22  |c 02-26-20 
998 |a he  |b 02-26-20  |c m  |d @   |e -  |f eng  |g xxu  |h 0  |i 1 
912 |a ZDB-2-SCS 
912 |a ZDB-2-BAE 
950 |a Computer Science (Springer-11645) 
902 |a springer purchased ebooks 
903 |a SEB-COLL 
945 |f  - -   |g 1  |h 0  |j  - -   |k  - -   |l he   |o -  |p $0.00  |q -  |r -  |s b   |t 38  |u 0  |v 0  |w 0  |x 0  |y .i21070052  |z 02-26-20 
999 f f |i 97b0a68b-7207-5d89-a467-96f6a1d802cc  |s eab803d8-a148-5410-8aa4-979e3473ea1b  |t 0 
952 f f |p Online  |a College of the Holy Cross  |b Main Campus  |c E-Resources  |d Online  |t 0  |e E-Book  |h Library of Congress classification  |i Elec File