|
|
|
|
LEADER |
00000nam a22000005i 4500 |
001 |
b3205393 |
003 |
MWH |
005 |
20191025071254.0 |
007 |
cr nn 008mamaa |
008 |
121227s2003 xxu| s |||| 0|eng d |
020 |
|
|
|a 9781461503514
|
024 |
7 |
|
|a 10.1007/978-1-4615-0351-4
|2 doi
|
035 |
|
|
|a (DE-He213)978-1-4615-0351-4
|
050 |
|
4 |
|a E-Book
|
072 |
|
7 |
|a TJFC
|2 bicssc
|
072 |
|
7 |
|a TEC008010
|2 bisacsh
|
072 |
|
7 |
|a TJFC
|2 thema
|
245 |
1 |
0 |
|a System-on-Chip for Real-Time Applications
|h [electronic resource] /
|c edited by Wael Badawy, Graham A. Julien.
|
250 |
|
|
|a 1st ed. 2003.
|
264 |
|
1 |
|a New York, NY :
|b Springer US :
|b Imprint: Springer,
|c 2003.
|
300 |
|
|
|a XV, 456 p.
|b online resource.
|
336 |
|
|
|a text
|b txt
|2 rdacontent
|
337 |
|
|
|a computer
|b c
|2 rdamedia
|
338 |
|
|
|a online resource
|b cr
|2 rdacarrier
|
347 |
|
|
|a text file
|b PDF
|2 rda
|
490 |
1 |
|
|a The Springer International Series in Engineering and Computer Science,
|x 0893-3405 ;
|v 711
|
490 |
1 |
|
|a Springer eBook Collection
|
505 |
0 |
|
|a System on Chip: The Challenge and Opportunities -- Electronic Product Innovation Direct Mapped Signal Processing SoC Cores -- System-On-Chip Implementation Of Signal Processors -- Methodologies and Strategies for Effective Design-Reuse -- A VHDL/SystemC Comparison in Handling Design Reuse -- Aspect Partitioning for Hardware Verification Reuse -- Reconfigurable Combinatorial Accelerators for Real Time Processing -- Tuning Methodologies for Parameterized Systems Design -- Formal Verifications of Systems on Chips: Current and Future Directions -- A Practical Approach to the Formal Verification of SoC’s with Symbolic Model-Checking -- High Performance Verification Solutions for SOC Designs -- Novel Test Methodologies for SoC/IP Design: Implementation and Comparison -- SOC Modeling and Simulation Based on Java -- RTOS Modeling Using SystemC -- Modeling, Synthesis and Implementation of Communicating Hierarchical FSM -- A Modeling Method for Reconfigurable Architectures -- The Syslib-Picasso Methodology for the Co-Design Specification Capture Phrase -- Automatic Porting Of Binary File Descriptor Library -- Code Compression on Transport Triggered Architectures -- An Approach To Flexible Multi-Level Network Design -- Survey of Emerging Nonvolatile Embedded Memory Technologies -- Configurable Parallel Memory Implementation For System-on-Chip Designs -- XOR-scheme Implementations In Configurable Parallel Memory -- An Novel Low Power Embedded Memory Architecture for MPEG-4 Applications with Mobile Devices -- Assessment of MPEG-4 VTC and JPEG2000 Dynamic Memory Requirements -- Modified Distributed Arithmetic Architecture for Adiabatic DSP Systems -- Design of a CMOS Wide Range Logarithmic Amplifier with a Modified Parallel Architecture -- Digital Hardware Implementation of Continuous & Discrete Chaotic Generators -- Novel 1-Bit Full Adder Cells For Low-Power System-On-Chip Applications -- A New Logic Method for considering Low Power and High Testibility -- System Synthesis for Optically-Connected, Multiprocessors On-chip -- Low Power System On Chip Platform Architecture for High Performance Applications -- SOC Interconnect in Deep Submicron -- Optimizing Inductive Interconnect for Low Power -- Skin Effects in System on a Chip Interconnects -- Road Map Towards Designing MEMS Devices with High-Reliability -- A Mems Socket Interface For Soc Connectivity -- On the Application of Finite Element to Investigate the Reliability of Electrostatic Comb-Drive Actuators Utilized in Micro-Fluidic and Space Systems -- An HDL Model For A Vacuum-Sealed Micromachined Pressure Sensor -- Performance Analysis of MEMS-based Inertial Sensors for Positioning Applications.
|
520 |
|
|
|a System-on-Chip for Real-Time Applications will be of interest to engineers, both in industry and academia, working in the area of SoC VLSI design and application. It will also be useful to graduate and undergraduate students in electrical and computer engineering and computer science. A selected set of papers from the 2nd International Workshop on Real-Time Applications were used to form the basis of this book. It is organized into the following chapters: -Introduction; -Design Reuse; -Modeling; -Architecture; -Design Techniques; -Memory; -Circuits; -Low Power; -Interconnect and Technology; -MEMS. System-on-Chip for Real-Time Applications contains many signal processing applications and will be of particular interest to those working in that community.
|
590 |
|
|
|a Loaded electronically.
|
590 |
|
|
|a Electronic access restricted to members of the Holy Cross Community.
|
650 |
|
0 |
|a Electronic circuits.
|
650 |
|
0 |
|a Electrical engineering.
|
650 |
|
0 |
|a Signal processing.
|
650 |
|
0 |
|a Image processing.
|
650 |
|
0 |
|a Speech processing systems.
|
650 |
|
0 |
|a Computer-aided engineering.
|
690 |
|
|
|a Electronic resources (E-books)
|
700 |
1 |
|
|a Badawy, Wael.
|e editor.
|4 edt
|4 http://id.loc.gov/vocabulary/relators/edt
|
700 |
1 |
|
|a Julien, Graham A.
|e editor.
|4 edt
|4 http://id.loc.gov/vocabulary/relators/edt
|
710 |
2 |
|
|a SpringerLink (Online service)
|
773 |
0 |
|
|t Springer eBooks
|
830 |
|
0 |
|a The Springer International Series in Engineering and Computer Science,
|x 0893-3405 ;
|v 711
|
830 |
|
0 |
|a Springer eBook Collection.
|
856 |
4 |
0 |
|u https://holycross.idm.oclc.org/login?auth=cas&url=https://doi.org/10.1007/978-1-4615-0351-4
|3 Click to view e-book
|t 0
|
907 |
|
|
|a .b32053939
|b 04-18-22
|c 02-26-20
|
998 |
|
|
|a he
|b 02-26-20
|c m
|d @
|e -
|f eng
|g xxu
|h 0
|i 1
|
912 |
|
|
|a ZDB-2-ENG
|
912 |
|
|
|a ZDB-2-BAE
|
950 |
|
|
|a Engineering (Springer-11647)
|
902 |
|
|
|a springer purchased ebooks
|
903 |
|
|
|a SEB-COLL
|
945 |
|
|
|f - -
|g 1
|h 0
|j - -
|k - -
|l he
|o -
|p $0.00
|q -
|r -
|s b
|t 38
|u 0
|v 0
|w 0
|x 0
|y .i2118558x
|z 02-26-20
|
999 |
f |
f |
|i 4b1f2a7a-1ad5-5590-b7ec-a17d0d8292bc
|s 7d394f94-2502-54a2-8e5d-b0d80a683aa1
|t 0
|
952 |
f |
f |
|p Online
|a College of the Holy Cross
|b Main Campus
|c E-Resources
|d Online
|t 0
|e E-Book
|h Library of Congress classification
|i Elec File
|