VHDL Modeling for Digital Design Synthesis by Yu-Chin Hsu, Kevin F. Tsai, Jessie T. Liu, Eric S. Lin.

The purpose of this book is to introduce VHSIC Hardware Description Lan­ guage (VHDL) and its use for synthesis. VHDL is a hardware description language which provides a means of specifying a digital system over different levels of abstraction. It supports behavior specification during the early sta...

Full description

Saved in:
Bibliographic Details
Main Authors: Yu-Chin Hsu (Author), Tsai, Kevin F. (Author), Liu, Jessie T. (Author), Lin, Eric S. (Author)
Corporate Author: SpringerLink (Online service)
Format: eBook
Language:English
Published: New York, NY : Springer US : Imprint: Springer, 1995.
Edition:1st ed. 1995.
Series:Springer eBook Collection.
Subjects:
Online Access:Click to view e-book
Holy Cross Note:Loaded electronically.
Electronic access restricted to members of the Holy Cross Community.

MARC

LEADER 00000nam a22000005i 4500
001 b3212210
003 MWH
005 20191025093324.0
007 cr nn 008mamaa
008 121227s1995 xxu| s |||| 0|eng d
020 |a 9781461523437 
024 7 |a 10.1007/978-1-4615-2343-7  |2 doi 
035 |a (DE-He213)978-1-4615-2343-7 
050 4 |a E-Book 
072 7 |a UY  |2 bicssc 
072 7 |a COM014000  |2 bisacsh 
072 7 |a UY  |2 thema 
072 7 |a UYA  |2 thema 
100 1 |a Yu-Chin Hsu.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
245 1 0 |a VHDL Modeling for Digital Design Synthesis  |h [electronic resource] /  |c by Yu-Chin Hsu, Kevin F. Tsai, Jessie T. Liu, Eric S. Lin. 
250 |a 1st ed. 1995. 
264 1 |a New York, NY :  |b Springer US :  |b Imprint: Springer,  |c 1995. 
300 |a XIX, 356 p.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Springer eBook Collection 
505 0 |a 1 Introduction -- 1.1 Design Process -- 1.2 Levels of Abstraction -- 1.3 Design Tools -- 1.4 VHSIC Hardware Description Languages -- 1.5 Simulation -- 1.6 Synthesis -- 1.7 Summary -- 2 Basic Structures in VHDL -- 2.1 Entity Declarations -- 2.2 Architectures -- 2.3 Packages -- 2.4 Configurations -- 2.5 Design Libraries -- 2.6 Summary -- 3 Types, Operators and Expressions -- 3.1 Data Objects -- 3.2 Data Types -- 3.3 Operators -- 3.4 Operands -- 3.5 Summary -- 4 Sequential Statements -- 4.1 Variable Assignment Statements -- 4.2 Signal Assignment Statements -- 4.3 If Statements -- 4.4 Case Statements -- 4.5 Null Statements -- 4.6 Assertion Statements -- 4.7 Loop Statements -- 4.8 Next Statements -- 4.9 Exit Statements -- 4.10 Wait Statements -- 4.11 Procedure Calls -- 4.12 Return Statements -- 4.13 Summary -- 5 Concurrent Statements -- 5.1 Process Statements -- 5.2 Concurrent Signal Assignments -- 5.3 Conditional Signal Assignments -- 5.4 Selected Signal Assignments -- 5.5 Block Statements -- 5.6 Concurrent Procedure Calls -- 5.7 Concurrent Assertion Statements -- 5.8 Summary -- 6 Subprograms and Packages -- 6.1 Subprograms -- 6.2 Packages -- 6.3 Summary -- 7 Modeling at the Structural Level -- 7.1 Component Declarations -- 7.2 Component Instantiations -- 7.3 Generate Statements -- 7.4 Default Bindings -- 7.5 Configuration Specifications -- 7.6 Configuration Declarations -- 7.7 Modeling a Test Bench -- 7.8 Summary -- 8 Modeling at the RT Level -- 8.1 Combinational Logic -- 8.2 Latches -- 8.3 Designs with Two Phase Clocks -- 8.4 Flip-Flops -- 8.5 Synchronous Sets And Resets -- 8.6 Asynchronous Sets And Resets -- 8.7 VHDL Templates for RTL circuits -- 8.8 Registers -- 8.9 Asynchronous Counters -- 8.10 Synchronous Counters -- 8.11 Tri-State Buffers -- 8.12 Busses -- 8.13 Netlist of RTL Components -- 8.14 Summary -- 9 Modeling at the FSMD Level -- 9.1 Moore Machines -- 9.2 Asynchronous Mealy Machines -- 9.3 Synchronous Mealy Machines -- 9.4 Separation of FSM and Datapath -- 9.5 An FSM with a Datapath (FSMD) -- 9.6 Communicating FSMs -- 9.7 Summary -- 10 Modeling at the Algorithmic Level -- 10.1 Process and Architecture -- 10.2 Wait Statements -- 10.3 Synchronous Reset -- 10.4 Asynchronous Reset -- 10.5 Registers and Counters -- 10.6 Simple Sequential Circuits -- 10.7 Algorithms -- 10.8 Process Communication -- 10.9 Summary -- 11 Memories -- 11.1 Memory Read/Write at the RT Level -- 11.2 Memory Inference at the Algorithmic Level -- 11.3 Summary -- 12 VHDL Synthesis -- 12.1 VHDL Design Descriptions -- 12.2 Constraints -- 12.3 Technology Library -- 12.4 Delay Calculation -- 12.5 The Synthesis Tool -- 12.6 Design Space Exploration -- 12.7 Synthesis Directives -- 12.8 Summary -- 13 Writing Efficient VHDL Descriptions -- 13.1 Software to Hardware Mapping -- 13.2 Variables and Signals -- 13.3 Using minimum bit width -- 13.4 Using effective algorithms -- 13.5 Sharing complex operators using module functions -- 13.6 Specifying don’t care conditions -- 13.7 Writing low level code -- 13.8 Summary -- 14 Practicing Designs -- 14.1 Bit Clock Generator -- 14.2 Traffic Light Controller -- 14.3 Vending Machine -- 14.4 Black Jack Dealer Machine -- 14.5 Designing a Stack Computer -- References. 
520 |a The purpose of this book is to introduce VHSIC Hardware Description Lan­ guage (VHDL) and its use for synthesis. VHDL is a hardware description language which provides a means of specifying a digital system over different levels of abstraction. It supports behavior specification during the early stages of a design process and structural specification during the later implementation stages. VHDL was originally introduced as a hardware description language that per­ mitted the simulation of digital designs. It is now increasingly used for design specifications that are given as the input to synthesis tools which translate the specifications into netlists from which the physical systems can be built. One problem with this use of VHDL is that not all of its constructs are useful in synthesis. The specification of delay in signal assignments does not have a clear meaning in synthesis, where delays have already been determined by the im­ plementationtechnolõy. VHDL has data-structures such as files and pointers, useful for simulation purposes but not for actual synthesis. As a result synthe­ sis tools accept only subsets of VHDL. This book tries to cover the synthesis aspect of VHDL, while keeping the simulation-specifics to a minimum. This book is suitable for working professionals as well as for graduate or under­ graduate study. Readers can view this book as a way to get acquainted with VHDL and how it can be used in modeling of digital designs. 
590 |a Loaded electronically. 
590 |a Electronic access restricted to members of the Holy Cross Community. 
650 0 |a Computers. 
650 0 |a Engineering. 
650 0 |a Electronic circuits. 
650 0 |a Computer-aided engineering. 
650 0 |a Electrical engineering. 
690 |a Electronic resources (E-books) 
700 1 |a Tsai, Kevin F.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
700 1 |a Liu, Jessie T.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
700 1 |a Lin, Eric S.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
830 0 |a Springer eBook Collection. 
856 4 0 |u https://holycross.idm.oclc.org/login?auth=cas&url=https://doi.org/10.1007/978-1-4615-2343-7  |3 Click to view e-book  |t 0 
907 |a .b3212210x  |b 04-18-22  |c 02-26-20 
998 |a he  |b 02-26-20  |c m  |d @   |e -  |f eng  |g xxu  |h 0  |i 1 
912 |a ZDB-2-SCS 
912 |a ZDB-2-BAE 
950 |a Computer Science (Springer-11645) 
902 |a springer purchased ebooks 
903 |a SEB-COLL 
945 |f  - -   |g 1  |h 0  |j  - -   |k  - -   |l he   |o -  |p $0.00  |q -  |r -  |s b   |t 38  |u 0  |v 0  |w 0  |x 0  |y .i21253754  |z 02-26-20 
999 f f |i b9d54086-10e5-5fe5-b895-0ed5429142ed  |s 2e0e1e5b-4c65-5bca-9bde-31205c026df7  |t 0 
952 f f |p Online  |a College of the Holy Cross  |b Main Campus  |c E-Resources  |d Online  |t 0  |e E-Book  |h Library of Congress classification  |i Elec File