Principles of Verifiable RTL Design A functional coding style supporting verification processes in Verilog / by Lionel Bening, Harry D. Foster.

Principles of Verifiable RTL Design: A Functional Coding Style Supporting Verification Processes in Verilog explains how you can write Verilog to describe chip designs at the RT-level in a manner that cooperates with verification processes. This cooperation can return an order of magnitude improveme...

Full description

Saved in:
Bibliographic Details
Main Authors: Bening, Lionel (Author), Foster, Harry D. (Author)
Corporate Author: SpringerLink (Online service)
Format: eBook
Language:English
Published: New York, NY : Springer US : Imprint: Springer, 2000.
Edition:1st ed. 2000.
Series:Springer eBook Collection.
Subjects:
Online Access:Click to view e-book
Holy Cross Note:Loaded electronically.
Electronic access restricted to members of the Holy Cross Community.

MARC

LEADER 00000nam a22000005i 4500
001 b3230707
003 MWH
005 20191024062655.0
007 cr nn 008mamaa
008 100301s2000 xxu| s |||| 0|eng d
020 |a 9780306470165 
024 7 |a 10.1007/b116517  |2 doi 
035 |a (DE-He213)978-0-306-47016-5 
050 4 |a E-Book 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
072 7 |a TJFC  |2 thema 
100 1 |a Bening, Lionel.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
245 1 0 |a Principles of Verifiable RTL Design  |h [electronic resource] :  |b A functional coding style supporting verification processes in Verilog /  |c by Lionel Bening, Harry D. Foster. 
250 |a 1st ed. 2000. 
264 1 |a New York, NY :  |b Springer US :  |b Imprint: Springer,  |c 2000. 
300 |a XVII, 253 p. 19 illus.  |b online resource. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Springer eBook Collection 
505 0 |a The Verification Process -- RTL Methodology Basics -- RTL Logic Simulation -- RTL Formal Verification -- Verifiable RTL Style -- The Bad Stuff -- Verifiable RTL Tutorial -- Principles of Verifiable RTL Design. 
520 |a Principles of Verifiable RTL Design: A Functional Coding Style Supporting Verification Processes in Verilog explains how you can write Verilog to describe chip designs at the RT-level in a manner that cooperates with verification processes. This cooperation can return an order of magnitude improvement in performance and capacity from tools such as simulation and equivalence checkers. It reduces the labor costs of coverage and formal model checking by facilitating communication between the design engineer and the verification engineer. It also orients the RTL style to provide more useful results from the overall verification process. The intended audience for Principles of Verifiable RTL Design: A Functional Coding Style Supporting Verification Processes in Verilog is engineers and students who need an introduction to various design verification processes and a supporting functional Verilog RTL coding style. A second intended audience is engineers who have been through introductory training in Verilog and now want to develop good RTL writing practices for verification. A third audience is Verilog language instructors who are using a general text on Verilog as the course textbook but want to enrich their lectures with an emphasis on verification. A fourth audience is engineers with substantial Verilog experience who want to improve their Verilog practice to work better with RTL Verilog verification tools. A fifth audience is design consultants searching for proven verification-centric methodologies. A sixth audience is EDA verification tool implementers who want some suggestions about a minimal Verilog verification subset. Principles of Verifiable RTL Design: A Functional Coding Style Supporting Verification Processes in Verilog is based on the reality that comes from actual large-scale product design process and tool experience. 
590 |a Loaded electronically. 
590 |a Electronic access restricted to members of the Holy Cross Community. 
650 0 |a Electronic circuits. 
650 0 |a Computer hardware. 
650 0 |a Computer-aided engineering. 
650 0 |a Electrical engineering. 
690 |a Electronic resources (E-books) 
700 1 |a Foster, Harry D.  |e author.  |4 aut  |4 http://id.loc.gov/vocabulary/relators/aut 
710 2 |a SpringerLink (Online service) 
773 0 |t Springer eBooks 
830 0 |a Springer eBook Collection. 
856 4 0 |u https://holycross.idm.oclc.org/login?auth=cas&url=https://doi.org/10.1007/b116517  |3 Click to view e-book  |t 0 
907 |a .b3230707x  |b 04-18-22  |c 02-26-20 
998 |a he  |b 02-26-20  |c m  |d @   |e -  |f eng  |g xxu  |h 0  |i 1 
912 |a ZDB-2-ENG 
912 |a ZDB-2-BAE 
950 |a Engineering (Springer-11647) 
902 |a springer purchased ebooks 
903 |a SEB-COLL 
945 |f  - -   |g 1  |h 0  |j  - -   |k  - -   |l he   |o -  |p $0.00  |q -  |r -  |s b   |t 38  |u 0  |v 0  |w 0  |x 0  |y .i21438729  |z 02-26-20 
999 f f |i fe40d624-06d1-5fc2-ab5e-bc3301520dfc  |s 69f8287a-cf3f-5fe9-98c7-f0749e5c63ae  |t 0 
952 f f |p Online  |a College of the Holy Cross  |b Main Campus  |c E-Resources  |d Online  |t 0  |e E-Book  |h Library of Congress classification  |i Elec File