Formal Semantics and Proof Techniques for Optimizing VHDL Models by Kothanda Umamageswaran, Sheetanshu L. Pandey, Philip A. Wilsey.

Formal Semantics and Proof Techniques for Optimizing VHDL Models presents a formal model of VHDL that clearly specifies both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to r...

Full description

Saved in:
Bibliographic Details
Main Authors: Umamageswaran, Kothanda (Author), Pandey, Sheetanshu L. (Author), Wilsey, Philip A. (Author)
Corporate Author: SpringerLink (Online service)
Format: eBook
Language:English
Published: New York, NY : Springer US : Imprint: Springer, 1999.
Edition:1st ed. 1999.
Series:Springer eBook Collection.
Subjects:
Online Access:Click to view e-book
Holy Cross Note:Loaded electronically.
Electronic access restricted to members of the Holy Cross Community.