Formal Semantics and Proof Techniques for Optimizing VHDL Models by Kothanda Umamageswaran, Sheetanshu L. Pandey, Philip A. Wilsey.
Formal Semantics and Proof Techniques for Optimizing VHDL Models presents a formal model of VHDL that clearly specifies both the static and dynamic semantics of VHDL. It provides a mathematical framework for representing VHDL constructs and shows how those constructs can be formally manipulated to r...
Full description
Saved in: